DocumentCode :
3291311
Title :
Network Simplicity for Latency Insensitive Cores
Author :
Gebhardt, Daniel ; You, Junbok ; Lee, W. Scott ; Stevens, Kenneth S.
Author_Institution :
Univ. of Utah, Salt Lake City
fYear :
2008
fDate :
7-10 April 2008
Firstpage :
209
Lastpage :
210
Abstract :
In this paper we examine a latency insensitive network composed of very fast and simple circuits that connects SoC cores that are also latency insensitive, desynchronized, or asynchronous. These types of cores provide native flow control that is compatible with this network, thus reducing adapter overhead and buffering needs by applying backpressure directly to the sending core. We show that under realistic traffic patterns our sample network meets performance requirements and uses less power compared to a similar design. This concept of a simplified network, along with latency insensitive cores lends itself well to meeting the needs of low-power interconnect components in future design processes.
Keywords :
integrated circuit interconnections; logic design; low-power electronics; system-on-chip; SoC cores; flow control; latency insensitive cores; latency insensitive network; low-power interconnect; network simplicity; Bandwidth; Circuits; Delay; MPEG 4 Standard; Network topology; Network-on-a-chip; Protocols; Telecommunication traffic; Throughput; Traffic control; desynchronize; latency insensitive; low power; network-on-chip; system-on-chip; topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2008. NoCS 2008. Second ACM/IEEE International Symposium on
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
0-7695-3098-2
Type :
conf
DOI :
10.1109/NOCS.2008.4492741
Filename :
4492741
Link To Document :
بازگشت