Title :
Fast prototyping of a DSP core
Author :
Fakhraie, S.M. ; Tehranipour, M.H. ; Movahedin, M.R. ; Nourani, M.
Author_Institution :
VLSI Circuits & Syst. Lab., Tehran Univ., Iran
Abstract :
This paper describes the UTS-DSP (University of Tehran and SAMA Research Center) IC design process. Using CISC architecture, UTS-DSP has an efficient pipeline to cover a complete instruction set as a high-performance DSP processor. This paper has mainly focused on major parts of UTS-DSP design process, modeling and verification as a fast and efficient process to design DSP cores. Modeling of the UTS-DSP is done by VHDL hardware description language and then synthesized for test implementation via FPGAs. A dedicated hardware has been developed for FPGA implementation with 250,000 logic gates and over five million memory bits.
Keywords :
digital signal processing chips; field programmable gate arrays; hardware description languages; integrated circuit design; pipeline processing; CISC architecture; DSP core; FPGA; IC design; UTS-DSP processor; VHDL model; fast prototyping; formal verification; hardware description language; pipeline processing; Arithmetic; Central Processing Unit; Digital signal processing; Field programmable gate arrays; Hardware design languages; Pipelines; Prefetching; Process design; Prototypes; Testing;
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
DOI :
10.1109/MWSCAS.2002.1186836