DocumentCode :
3292669
Title :
A shallow-trench-isolation flash memory technology with a source-bias programming method
Author :
Kato, M. ; Adachi, T. ; Tanaka, T.
Author_Institution :
Semicond. & Integrated Circuit Div., Hitachi Ltd., Tokyo, Japan
fYear :
1996
fDate :
8-11 Dec. 1996
Firstpage :
177
Lastpage :
180
Abstract :
A flash memory cell with a self-aligned shallow-trench isolation structure and a novel source-bias programming method has been developed. Using a shallow-trench technology to form field isolation between the memory cells results in high-voltage parasitic transistor characteristics and enables the isolation structure to be fabricated at low temperature, which leads to high endurance. By applying a positive bias to the source terminal during programming, the programming speed is maintained even for short-channel-length memory cells with a low drain-source breakdown voltage.
Keywords :
EPROM; MOS memory circuits; PLD programming; electric breakdown; isolation technology; HV parasitic transistor characteristics; field isolation; flash memory technology; high endurance; high-density flash memories; low drain-source breakdown voltage; low temperature fabrication; positive bias; programming speed maintenance; self-aligned isolation structure; shallow trench isolation technology; short-channel-length memory cells; source terminal; source-bias programming method; Annealing; Costs; Etching; Fabrication; Flash memory; Integrated circuit technology; Isolation technology; Oxidation; Silicon; Thermal degradation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1996. IEDM '96., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-3393-4
Type :
conf
DOI :
10.1109/IEDM.1996.553148
Filename :
553148
Link To Document :
بازگشت