DocumentCode :
3292923
Title :
Power and delay estimation for dynamic OR gates with header and footer transistor based on wavelet neural networks
Author :
Wang, Jinhui ; Wu, Wuchen ; Lei, Zuo ; Hou, Ligang ; Peng, Xiaohong ; Gao, Daming ; Gong, Na
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing
fYear :
2009
fDate :
18-20 March 2009
Firstpage :
241
Lastpage :
244
Abstract :
A system for estimating the leakage power, the active power and the delay of the domino OR gates with the sleep transistor based on wavelet neural networks in 45 nm technology is proposed. By studying the impact of the power gating technique (PGT) on the power and delay characteristics, the proposed model could estimate the nonlinear changing of the active power, the leakage power and the delay of the different inputs dynamic OR gates with fast speed convergence and high precision. The trend of the estimating curve is discussed. At last, the comparison between the footer and the header sleep transistor technique is given.
Keywords :
delay estimation; logic gates; neural nets; wavelet transforms; delay estimation; dynamic OR gates; footer sleep transistor; header sleep transistor; leakage power; power estimation; power gating technique; speed convergence; wavelet neural networks; CMOS technology; Circuits; Clocks; Delay estimation; Energy consumption; Logic; Neural networks; Steady-state; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultimate Integration of Silicon, 2009. ULIS 2009. 10th International Conference on
Conference_Location :
Aachen
Print_ISBN :
978-1-4244-3704-7
Type :
conf
DOI :
10.1109/ULIS.2009.4897581
Filename :
4897581
Link To Document :
بازگشت