DocumentCode :
3293024
Title :
Comparison and analysis of delay elements
Author :
Mahapatra, Nihar R. ; Tareen, Alwin ; Garimella, Sriram V.
Author_Institution :
State Univ. of New York, Buffalo, NY, USA
Volume :
2
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
This paper comprehensively reviews ten different delay element architectures for use in CMOS VLSI design. They can be categorized into three separate families: transmission gate based, cascaded inverter based, and voltage-controlled based. Six of these delay elements are already in use and we propose four new ones. We compare these delay elements, both analytically and using simulations, in terms of four important parameters: delay, signal integrity, power consumption, and area, and find that they have widely varying characteristics. The results presented in this paper, expressed as parameter ranges, will enable a designer to select the most appropriate delay element that meets delay, signal integrity, power consumption, and area specifications.
Keywords :
CMOS integrated circuits; VLSI; delay circuits; integrated circuit design; low-power electronics; CMOS; VLSI design; area; area specifications; cascaded inverter based; delay elements; parameter ranges; power consumption; signal integrity; transmission gate based; voltage-controlled based; Analytical models; Capacitance; Delay effects; Energy consumption; MOS devices; MOSFETs; Propagation delay; Switches; Trigger circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1186901
Filename :
1186901
Link To Document :
بازگشت