DocumentCode :
3293062
Title :
Failure Mode Detection and Process Optimization for 65 nm CMOS Technology
Author :
DeBord, Jeffrey R D ; Olsen, Leif ; Zhao, Jin ; Bonifield, Thomas ; Lytle, Steve
Author_Institution :
Texas Instrum. Inc., Dallas
fYear :
2006
fDate :
25-27 Sept. 2006
Firstpage :
18
Lastpage :
21
Abstract :
Short loop test flows have been commonly used in back end of line (BEOL) interconnect process development to speed up learning rates and improve yields. This paper presents case studies on the expanded use of short loop test chips to the shallow trench isolation (STI), gate and pre- metal dielectric (PMD)Z contact loops of a 65 nm process technology in addition to the BEOL. These test chips have been used to quickly identify and eliminate random and systematic defect mechanisms and generate a robust process flow, thus accelerating the rate of yield learning.
Keywords :
CMOS integrated circuits; failure analysis; integrated circuit interconnections; isolation technology; CMOS technology; back end of line interconnect process development; failure mode detection; premetal dielectric; process optimization; shallow trench isolation; short loop test flows; Acceleration; CMOS process; CMOS technology; Contacts; Dielectric materials; Failure analysis; Isolation technology; Life estimation; Random access memory; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing, 2006. ISSM 2006. IEEE International Symposium on
Conference_Location :
Tokyo
ISSN :
1523-553X
Print_ISBN :
978-4-9904138-0-4
Type :
conf
DOI :
10.1109/ISSM.2006.4493011
Filename :
4493011
Link To Document :
بازگشت