Title :
Suppression of DIBL in deca-nano SOI MOSFETs by controlling permittivity and thickness of BOX layers
Author :
Abe, Shunpei ; Miyazawa, Yoshiyasu ; Nakajima, Yoshikata ; Hanajiri, Tatsuro ; Toyabe, Toru ; Sugano, Takuo
Author_Institution :
Bio-Nano Electron. Res. Centre, Toyo Univ., Kawagoe
Abstract :
The Metal-Oxide-Semiconductor Field-Effect-Transistor (MOSFET) fabricated on a Silicon-On-Insulator (SOI) substrate is effective to suppress Short Channel Effect (SCE), and is one of the most promising electron devices for Very Large Scale Integration (VLSI) circuits for higher speed, higher integration density, and lower power consumption, and it has been already demonstrated that SCE in deep submicron SOI MOSFETs comes from Drain-Induced Barrier Lowering (DIBL) at SOI/Buried OXide (BOX) interface by the author´s group. This paper elucidates the roles of permittivity and thickness of BOX layers in suppressing the DIBL in SOI MOSFETs by performing numerical device simulations of SOI MOSFETs with various permittivity and thickness of BOX systematically and by visualizing distribution of dielectric flux lines and current flow lines as well as contour potential lines in MOSFETs.
Keywords :
MOSFET; VLSI; permittivity; power consumption; silicon-on-insulator; SOI MOSFET; Si; VLSI; buried oxide interface; dielectric flux lines; drain-induced barrier lowering; integration density; metal-oxide-semiconductor field-effect-transistor; permittivity; power consumption; short channel effect; silicon-on-insulator substrate; very large scale integration; Circuits; Data visualization; Electron devices; Energy consumption; MOSFETs; Numerical simulation; Permittivity; Silicon on insulator technology; Thickness control; Very large scale integration;
Conference_Titel :
Ultimate Integration of Silicon, 2009. ULIS 2009. 10th International Conference on
Conference_Location :
Aachen
Print_ISBN :
978-1-4244-3704-7
DOI :
10.1109/ULIS.2009.4897602