DocumentCode :
3293358
Title :
Improvement of performance of Drain-Source-On-Insulator MOSFETs by using heavily doped-Si region between local BOX regions
Author :
Yamada, T. ; Miyazawa, Y. ; Nakajima, Y. ; Hanajiri, T. ; Toyabe, T. ; Sugano, T.
Author_Institution :
Bio-Nano Electron. Res. Centre, Toyo Univ., Kawagoe
fYear :
2009
fDate :
18-20 March 2009
Firstpage :
341
Lastpage :
344
Abstract :
Silicon On Insulator (SOI) MOSFETs have three problems due to Buried Oxide (BOX) layer: (1) suppression of thermal diffusion out of the SOI layer, (2) accumulation of excess carrier in the SOI layer, and (3) capture of carriers at trap states at the SOI/BOX interface. To reduce problems of thermal diffusion and excess carrier, Drain Source On Insulator (DSOI) MOSFETs were proposed. We simulate electrical behavior of DSOI MOSFETs and show those are not suitable for shrinking because of bulk punch through issue. And so, we proposed an advanced DSOI structure which silicon between local BOX region is heavily doped and we show subthreshold slope less than 100 [mV/dec.] when gate length is 30 [nm]. Also we show difference of thermal distribution between SOI and DSOI causes by structure.
Keywords :
MOSFET; buried layers; electron traps; hole traps; silicon-on-insulator; thermal diffusion; DSOI MOSFETs; buried oxide layer; carrier capture; drain-source-on-insulator MOSFETs; silicon on insulator; size 30 nm; thermal diffusion; thermal distribution; trap states; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultimate Integration of Silicon, 2009. ULIS 2009. 10th International Conference on
Conference_Location :
Aachen
Print_ISBN :
978-1-4244-3704-7
Type :
conf
DOI :
10.1109/ULIS.2009.4897605
Filename :
4897605
Link To Document :
بازگشت