Title :
Low-cost test for large analog IC´s
Author :
Ozev, Sule ; Orailoglu, Alex
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, La Jolla, CA, USA
Abstract :
This paper outlines a basic block level test translation tool for analog systems. Test translation aims at minimizing DFT overhead in a hierarchical test translation scheme to meet the ever increasing integration, performance and test re-use requirements. The concept of analog signal propagation and necessary signal attributes are introduced to achieve effective and accurate test translation. A pre-analysis of the system to identify feasible paths and utilization of behavioral basic block models provide computational effectiveness. Experimental results show that test translation reduces DFT overhead significantly while satisfying coverage requirements
Keywords :
analogue integrated circuits; analogue processing circuits; circuit complexity; circuit optimisation; design for testability; fault simulation; integrated circuit economics; integrated circuit testing; pattern matching; DFT overhead minimization; analog signal propagation; basic block level test translation tool; behavioral basic block models; computational complexity; computational effectiveness; coverage requirements; fault simulations; feasible path identification; hierarchical test translation scheme; large analog IC; low-cost test; pattern matching; pre-analysis; signal attributes; Analog integrated circuits; Automatic testing; Circuit synthesis; Circuit testing; Computational complexity; Computational modeling; Computer science; Integrated circuit testing; Manufacturing; System testing;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1999. DFT '99. International Symposium on
Conference_Location :
Albuquerque, NM
Print_ISBN :
0-7695-0325-x
DOI :
10.1109/DFTVS.1999.802875