DocumentCode :
3295516
Title :
Improvement of gate oxide reliability with O2 gas ash process in post poly resist strip and spacer etch asher process in 45nm CMOS technology
Author :
Mahesh, S. ; Bin, Xue ; Karim, M.F. ; Odd, Hung ; Xu, Zeng
Author_Institution :
Chartered Semicond. Manuf. Ltd., Singapore, Singapore
fYear :
2009
fDate :
6-10 July 2009
Firstpage :
126
Lastpage :
129
Abstract :
With advancement in technology node of silicon CMOS FEOL (Front-end-of-line) process, gate oxide quality is vital to address gate oxide reliability issues. Introduction of O2 gas Ash process to remove photo resist after poly etch and polymer after spacer etch process was found to be very distinctive and advantageous to improve reliability as well as within wafer uniformity of GOX (gate oxide) especially at poly edge corners, compared to H2+N2 gas ash process. The impact of O2-gas ash process on the gate oxide integrity (GOI) of nMOSFET poly edge intensive structures and negative bias temperature instability (NBTI) in pMOSFET with Plasma nitride SiON gate oxide were investigated. On- the-fly measurement technique was used to characterize the effect of NBTI. O2-gas asher process illustrates enhanced GOI performance in terms of better breakdown voltage(Vbd) distribution and improved NBTI in terms of saturation drain current degradation (DeltaIdsat) and spread (RSQ).
Keywords :
CMOS integrated circuits; photoresists; semiconductor device reliability; CMOS technology; ash process; breakdown voltage distribution; front-end-of-line process; gate oxide quality; gate oxide reliability; negative bias temperature instability; pMOSFET; photo resist; plasma nitride SiON gate oxide; poly etch; post poly resist strip; saturation drain current degradation; silicon CMOS FEOL process; spacer etch asher process; wafer uniformity; Ash; Breakdown voltage; CMOS process; CMOS technology; Etching; MOSFET circuits; Niobium compounds; Silicon; Space technology; Titanium compounds;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2009. IPFA 2009. 16th IEEE International Symposium on the
Conference_Location :
Suzhou, Jiangsu
ISSN :
1946-1542
Print_ISBN :
978-1-4244-3911-9
Electronic_ISBN :
1946-1542
Type :
conf
DOI :
10.1109/IPFA.2009.5232686
Filename :
5232686
Link To Document :
بازگشت