Title :
Failure analyses of 3D Sip (system-in-package) and WLP (wafer-level package) by finite element methods
Author :
Lau, John ; Zheng, Xiaowu ; Selvanayagam, Cheryl
Author_Institution :
Hong Kong Univ. of Sci. & Technol., Kowloon, China
Abstract :
In this study, three examples of failure analyses of electronic packaging by using the finite element method are presented. These are: (1) the failures (delaminations) near the interface between the filled copper and the silicon and between the copper and the silicon dioxide dielectric of the TSV of a 3D system-in-package (SiP) due to the local thermal expansion mismatch between the silicon and the filled copper; (2) the failures of the microbumps between the fine-pitch IC chip and the TSV interposer (chip) due to the global thermal expansion mismatch between the silicon IC Chip and the copper filled TSV interposer (chip); and (3) the failures of leadfree solder joints of a wafer-level chip scale package (WLCSP) due to the thermal expansion mismatch between the silicon WLCSP and the FR-4 epoxy printed circuit board (PCB). The results show that finite element method is not only able to identify the failure locations and determine the stress and strain to cause failures but also perform design for reliability.
Keywords :
chip scale packaging; copper; failure analysis; fine-pitch technology; finite element analysis; integrated circuit reliability; printed circuit design; silicon; system-in-package; thermal expansion; wafer level packaging; 3D Sip; Cu; FR-4 epoxy printed circuit board; Si; TSV interposer chip; electronic packaging; failure analysis; failure location; fine-pitch IC chip; finite element method; leadfree solder joints; microbumps; reliability; strain; stress; system-in-package; thermal expansion mismatch; wafer-level chip scale package; Copper; Delamination; Electronic packaging thermal management; Electronics packaging; Failure analysis; Finite element methods; Silicon; Thermal expansion; Through-silicon vias; Wafer scale integration;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2009. IPFA 2009. 16th IEEE International Symposium on the
Conference_Location :
Suzhou, Jiangsu
Print_ISBN :
978-1-4244-3911-9
Electronic_ISBN :
1946-1542
DOI :
10.1109/IPFA.2009.5232687