DocumentCode :
3296311
Title :
Tapered transmission gate chains for improved carry propagation [arithmetic logic circuits]
Author :
Andreev, Boris D. ; Titlebaum, Edward ; Friedman, Eby G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rochester Univ., NY, USA
Volume :
3
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
Carry propagation chains are commonly found along the critical paths of many digital VLSI systems and, in particular, arithmetic circuits. The carry propagation delay, therefore, has a significant effect on system performance. Innovative design approaches, such as carry-lookahead adders and redundant arithmetic, trade off area, delay, and power through shorter carry-propagation paths. The focus of this paper is an alternative and complementary solution for decreasing the carry-propagation delay, particularly for those cases where chains of transmission gates are used. The behavior of transmission gate chain tapering, supported by simulation results, is presented. With this proposed circuit technique, the area, delay, and power of the carry propagation chain may be significantly improved.
Keywords :
CMOS logic circuits; VLSI; adders; carry logic; circuit simulation; integrated circuit design; logic design; logic simulation; CMOS integrated circuits; adders; arithmetic logic circuits; carry propagation chain improvement; carry propagation delay; chain area; chain power; digital VLSI systems; tapered transmission gate chains; transmission gate chain tapering; Adders; Contracts; Degradation; Digital arithmetic; Logic circuits; MOSFETs; Paper technology; Propagation delay; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187070
Filename :
1187070
Link To Document :
بازگشت