DocumentCode :
3297151
Title :
An analog turbo decoder for an (8,4) product code
Author :
Correal, Neiyer ; Heck, Joe ; Valenti, Matthew
Author_Institution :
Florida Commun. Res. Labs, Motorola Labs, Plantation, FL, USA
Volume :
3
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
This paper illustrates how analog circuitry can be used to decode turbo and turbo-like codes. For ease of exposition, the focus is on a simple two dimensional product code comprised of a 2 by 2 array of (3,2) single parity check codes. It is shown that the heart of the decoder is a soft exclusive-or operation which is easily implemented in analog as a modified Gilbert multiplier. Finally, a complete decoder design is presented which is capable of achieving throughput on the order of hundreds of Mbps.
Keywords :
analogue processing circuits; iterative decoding; parity check codes; product codes; turbo codes; (8,4) product code; analog circuitry; analog turbo decoder; decoder design; modified Gilbert multiplier; single parity check codes; soft exclusive-or operation; turbo-like codes; two dimensional product code; Binary phase shift keying; Circuits; Clocks; Error correction codes; Hardware; Heart; Iterative decoding; Parity check codes; Product codes; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187119
Filename :
1187119
Link To Document :
بازگشت