DocumentCode :
3298294
Title :
SDV2: dynamic visualization of VERILOG simulations
Author :
Marczynski, Ralph ; Seidel, Peter-Michael
Author_Institution :
Dept. of Comput. Sci. & Eng., Southern Methodist Univ., Dallas, TX, USA
Volume :
1
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
Gives an introduction to SDV2 (SMU Dynamic Verilog Visualization), a software tool for dynamic visualization of Verilog simulations currently developed at SMU. Conventional Verilog simulators focus on computing and displaying waveforms for selected signal values over time. The SDV2 tool additionally allows to schematically visualize the module structure of a system described in Verilog and to animate signal propagations between module interfaces as dynamic transitions in the schematics. The dynamic visualization enhances conventional debugging of systems developed in Verilog hardware description language and simplifies the understanding of their dynamic behavior, which is useful both in educational and in industrial settings. In this paper we are describing the basic functionality of the SDV2 tool and we give some insight regarding the implementation structure.
Keywords :
hardware description languages; logic simulation; modules; SDV2; SMU Dynamic Verilog Visualization; VERILOG simulations; dynamic transitions; dynamic visualization; hardware description language; signal propagations; signal values; software tool; Animation; Computational modeling; Computer science; Computer simulation; Debugging; Design automation; Digital systems; Hardware design languages; Software tools; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187178
Filename :
1187178
Link To Document :
بازگشت