DocumentCode :
3299978
Title :
Mapping the DVB physical layer onto SDR-enabled protocol processor hardware
Author :
Anwar, Muhammad Imran ; Virtanen, Seppo
Author_Institution :
Dept. of Inf. Technol., Turku Univ., Finland
fYear :
2005
fDate :
21-22 Nov. 2005
Firstpage :
180
Lastpage :
183
Abstract :
We present the design and implementation of configurable protocol processor hardware modules for SDR applications. We approach the problem by mapping digital television functionality onto our existing TTA protocol processor architecture. The implemented hardware modules include symbol, bit and convolutional deinterleavers, depuncturer and demapper. The hardware was synthesized using 0.18 μm technology and verified with VHDL simulations. The resulting processor area was 2.2 mm2 which is almost three times the area we have previously obtained for a complex network layer processor with identical data transport capacity.
Keywords :
digital video broadcasting; hardware description languages; integrated circuit design; logic design; microprocessor chips; protocols; software radio; 0.18 micron; 0.35 micron; DVB physical layer; SDR-enabled protocol processor hardware; TTA protocol processor; VHDL simulations; complex network layer processor; data transport capacity; digital television functionality mapping; digital video broadcast; software defined radio; transport triggered architectures; Digital video broadcasting; Hardware; Information technology; Physical layer; Protocols; Roaming; Software radio; Telephone sets; Time to market; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP Conference, 2005. 23rd
Print_ISBN :
1-4244-0064-3
Type :
conf
DOI :
10.1109/NORCHP.2005.1597019
Filename :
1597019
Link To Document :
بازگشت