DocumentCode :
3300053
Title :
Automatic synthesis of asynchronous circuits from synchronous RTL descriptions
Author :
Oberg, Johnny ; Plosila, Juha ; Ellervee, Peeter
Author_Institution :
Lab. of Electron. & Comput. Syst., R. Inst. of Technol., Stockholm, Sweden
fYear :
2005
fDate :
21-22 Nov. 2005
Firstpage :
200
Lastpage :
205
Abstract :
As the dimensions of ASICs shrink down to the nanometer regime, the variability of the process parameters will increase. This variability threatens to make it extremely difficult to distribute a synchronous clock all over the chip. Another option would be to replace critical synchronous parts with asynchronous counterparts with the same functionality. The main problems are, first, there is no established tool-flow that makes it easy for a designer to design an asynchronous circuits, and, second, there are no established design automation tools, except a few experimental ones. In addition, most designers today are trained to design synchronous circuits and have to be retrained. In this paper, we present a method that solves all three of these problems, i.e., it allows a designer to start in the synchronous domain, and then automatically transform the synchronous representation of the circuit into an asynchronous one.
Keywords :
application specific integrated circuits; asynchronous circuits; combinational circuits; electronic design automation; logic design; application specific integrated circuits; asynchronous circuit design; design automation tools; resistor-transistor logic; synchronous RTL descriptions; synchronous circuit design; Asynchronous circuits; Circuit synthesis; Circuit testing; Clocks; Design automation; Design methodology; Information technology; Laboratories; Logic; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP Conference, 2005. 23rd
Print_ISBN :
1-4244-0064-3
Type :
conf
DOI :
10.1109/NORCHP.2005.1597024
Filename :
1597024
Link To Document :
بازگشت