DocumentCode :
3301103
Title :
The Hardware Interface Design In SoC with Verilog Language
Author :
Zhen, Zhang ; Hui, Zhang
Author_Institution :
Sch. of Electr. & Inf. Eng., Wuhan Inst. of Technol., Wuhan, China
fYear :
2009
fDate :
11-12 July 2009
Firstpage :
30
Lastpage :
33
Abstract :
With the geometry of the IC(integrated circuits) becoming smaller and smaller, more and more high-density integration, function integrated getting stronger and stronger and development cycle becoming shorter and shorter, the SoC (system-on-a-chip) design methodology based on IP-Reuse has become the main method to design IC. In order to automate IP-Reuse, tools must be created to combine parts of different communication protocol system in this design method, that is, to the interface synthesis. This paper gives us a kind of hardware interface synthesis method based on automatic FSM (finite state machine) generation, gives out such interface design based on Verilog language, and carries out simulation.
Keywords :
finite state machines; hardware description languages; integrated circuit design; protocols; system-on-chip; IP-Reuse; Verilog language; automatic finite state machine generation; communication protocol system; density integration; hardware interface design; integrated circuits; system-on-a-chip; Buffer storage; Circuit synthesis; Cost function; Design engineering; Design methodology; Electronics industry; Hardware design languages; Integrated circuit interconnections; Integrated circuit technology; Protocols; Finite State Machine; Intellectual Property; Interface Synthesis; System-on-a-Chip; Verilog;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Services Science, Management and Engineering, 2009. SSME '09. IITA International Conference on
Conference_Location :
Zhangjiajie
Print_ISBN :
978-0-7695-3729-0
Type :
conf
DOI :
10.1109/SSME.2009.65
Filename :
5233356
Link To Document :
بازگشت