Title :
3-D ICs: Motivation, performance analysis, technology and applications
Author :
Saraswat, Krishna C.
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Abstract :
Interconnect delays, bandwidth and power consumption are increasingly dominating IC performance due to increases in chip size and reduction in the minimum feature size, in spite of new materials like Cu with low-k dielectric. Thereby severely limiting chip performance unless a paradigm shift from present interconnect architecture is introduced. One such promising technique is three-dimensional (3-D) ICs with multiple active Si layers and vertical interconnects. This paper presents a comprehensive review of 3-D ICs with multiple semiconductor layers. It is shown that significant improvement in performance and reduction in wire-limited chip area can be achieved with 3-D ICs if some long horizontal interconnects can be replaced by short vertical inter-layer interconnects. We also address the thermal concerns due to increased power density for 3-D circuits. Finally, an overview of some of the processing techniques which can be used to fabricate these circuits, is reviewed.
Keywords :
integrated circuit design; integrated circuit interconnections; three-dimensional integrated circuits; 3-D IC fabrication; 3-D circuits power density; chip size; low-k dielectric; multiple semiconductor layers; power consumption; three-dimensional integrated circuit fabrication; vertical interconnect delays; wire-limited chip area; Application specific integrated circuits; Bandwidth; Chip scale packaging; Delay; Energy consumption; Integrated circuit interconnections; Integrated circuit technology; Performance analysis; Three-dimensional integrated circuits; Ultra large scale integration;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2010 17th IEEE International Symposium on the
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5596-6
DOI :
10.1109/IPFA.2010.5532301