DocumentCode :
3301468
Title :
DRAFT: an on-line fault detection method for dynamic and partially reconfigurable FPGAs
Author :
Gericota, Manuel G. ; Alves, Gustavo R. ; Silva, Miguel L. ; Ferreira, Jose M.
fYear :
2001
fDate :
2001
Firstpage :
34
Lastpage :
36
Abstract :
Reconfigurable systems have benefited from the novel partial dynamic reconfiguration features of recent FPGA devices. Enabling the concurrent reconfiguration without disturbing system operation, this technology has raised a new test challenge: to assure a continuously fault free operation, independently of the circuit present after many reconfiguration processes, testing the FPGA without disturbing the whole system operation. Re-using the IEEE 1149.1 infrastructure, already widely used for In-System Programming, and exploiting the same dynamic and partially reconfigurable features underlying this test challenge, this paper develops a new structural concurrent test approach able to detect faults and introduce fault tolerance features, without disturbing system operation, in the field and throughout its lifetime
Keywords :
automatic testing; boundary scan testing; fault location; field programmable gate arrays; integrated circuit testing; logic testing; DRAFT method; IEEE 1149.1 infrastructure; concurrent reconfiguration; continuously fault free operation; dynamic FPGAs; dynamic rotation process; fault tolerance features; online fault detection method; partially reconfigurable FPGAs; structural concurrent test approach; Circuit faults; Circuit testing; Computer aided manufacturing; Dynamic programming; Electrical fault detection; Fault detection; Field programmable gate arrays; Hardware; Life testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2001. Proceedings. Seventh International
Conference_Location :
Taormina
Print_ISBN :
0-7695-1290-9
Type :
conf
DOI :
10.1109/OLT.2001.937814
Filename :
937814
Link To Document :
بازگشت