DocumentCode :
3301568
Title :
Logic insertion to speed-up logic verification: a recent development
Author :
Pradhan, Dhiraj K.
Author_Institution :
Dept. of Comput. Sci., Bristol Univ., UK
fYear :
2001
fDate :
2001
Firstpage :
61
Lastpage :
64
Abstract :
Logic verification continues to be considered one of CAD´s most difficult problems, highlighted with the discovery of the Pentium bug dilemma. This paper reviews certain current innovations addressing such problems. A new method is discussed, based on what has become known as the Recursive Learning Technique. This proposed technique has its cornerstone in Boolean implication techniques - proven most powerful when traditional approaches, such as OBDD, fail. In fact, Recursive Learning was the first to verify the ISCAS benchmark circuits - discovering some bugs in the process
Keywords :
Boolean functions; automatic testing; formal verification; learning (artificial intelligence); logic CAD; logic testing; Boolean implication techniques; CAD; logic insertion; logic verification; recursive learning technique; Computational modeling; Computer bugs; Computer science; DH-HEMTs; Design automation; Emulation; Licenses; Logic circuits; Technological innovation; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2001. Proceedings. Seventh International
Conference_Location :
Taormina
Print_ISBN :
0-7695-1290-9
Type :
conf
DOI :
10.1109/OLT.2001.937820
Filename :
937820
Link To Document :
بازگشت