DocumentCode :
3304448
Title :
PWM switching patterns optimization for multilevel inverter using a FPGA
Author :
Sanabria, C. ; Ramirez, S.
Author_Institution :
Departamento de Ingenieria Electronica, CENIDET, Cuernavaca Morelos, Mexico
fYear :
2004
fDate :
17-22 Oct. 2004
Firstpage :
207
Lastpage :
211
Abstract :
This paper presents the implementation on a field programmable gate array (FPGA) of a PWM switching patterns optimization for a voltage multilevel inverter. FPGA is used for generating of the switching patterns and dead time for a cascaded multilevel inverter. The design uses a PWM sinusoidal in order to have a control signal to generate the signals remaining. These signals are developed by delays applied to control signal. Useful advantages of this scheme are the easy implementation of software control and flexibility in adaptation to generate many output voltage levels. Simulations and experimental results are included.
Keywords :
PWM invertors; field programmable gate arrays; optimisation; power engineering computing; switching convertors; FPGA; PWM switching patterns; cascaded multilevel inverter; control signals; dead time; delays; field programmable gate array; optimization; software control; voltage multilevel inverter; Control systems; Costs; Counting circuits; Digital signal processing; Field programmable gate arrays; Frequency; Pulse width modulation; Pulse width modulation inverters; Signal generators; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Congress, 2004. CIEP 2004. 9th IEEE International
Print_ISBN :
0-7803-8790-2
Type :
conf
DOI :
10.1109/CIEP.2004.1437583
Filename :
1437583
Link To Document :
بازگشت