DocumentCode :
3306151
Title :
Regular flow line models for semiconductor cluster tools: A case of lot dependent process times
Author :
Morrison, James R.
Author_Institution :
Ind. & Syst. Eng. Dept., KAIST, Daejeon, South Korea
fYear :
2009
fDate :
22-25 Aug. 2009
Firstpage :
561
Lastpage :
566
Abstract :
We develop a reduced complexity recursion for the wafer delay in each server in flow lines with wafer dependent deterministic or regular process times and demonstrate how it can serve to model lot production in semiconductor cluster tools with setups. Under certain assumptions on the process times, it is shown that the system behavior shares some similarities with the case of wafer independent process times, thereby enabling our results. Such models can be used to substantially increase the fidelity of existing fabricator simulation models, without the computational complexity of a complete step-by-step wafer, module and robot simulation. The models have been tested using data from a clustered photolithography tool in production and exhibited throughput and tool sojourn time values within 1% and 4% of the actual values, respectively.
Keywords :
circuit simulation; computational complexity; photolithography; clustered photolithography tool; fabricator simulation model; regular flow line model; semiconductor cluster tools; wafer delay; Automation; Computational complexity; Computational modeling; Delay; Lithography; Production; Robots; Semiconductor device modeling; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation Science and Engineering, 2009. CASE 2009. IEEE International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-4578-3
Electronic_ISBN :
978-1-4244-4579-0
Type :
conf
DOI :
10.1109/COASE.2009.5234135
Filename :
5234135
Link To Document :
بازگشت