DocumentCode :
3308951
Title :
Studies on double-layered metal bumps for fine pitch flip chip applications
Author :
Son, Ho-Young ; Yeo, Yong-Woon ; Jung, Gi-Jo ; Lee, Jun-Kyu ; Choi, Joon-Young ; Park, Chang-Joon ; Suh, Min-Suk ; Cho, Soon-Jin ; Paik, Kyung-Wook
Author_Institution :
Dept. of Mater. Sci. & Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
95
Lastpage :
100
Abstract :
In this paper, Cu/SnAg double-layered bumps structure was proposed and investigated for the fine pitch flip chip applications. Test chip was designed considering the recent high speed memory device and its pad size and pitch was 60μm and 100μm, respectively. Cu and SnAg bumps were fabricated as a 60μm and 20μm thickness on SiO2/Ti/TiN/Al/TiW/Cu on Si wafer using the electroplating method. Test chip was flip chip assembled with PCB substrates using thermo-compression bonding method. Because the pitch was very tight, the flip chip bonding of Cu/SnAg double bumps was very difficult and it affected several bonding parameters such as bonding pressure, temperature, time, Cu bump diameter and so on. The bonding results were evaluated through the cross-sectional image of interconnection and the electrical continuity test of daisy chain and bump resistance using 4-point Kelvin structure. The long time reliability tests like thermal cycling test and 85°C/85% test are now in progress after flip chip bonding and underfill dispensing.
Keywords :
aluminium; copper; electroplating; fine-pitch technology; flip-chip devices; integrated circuit bonding; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; silicon compounds; silver alloys; tin; tin alloys; titanium alloys; tungsten alloys; 100 micron; 20 micron; 4-point Kelvin structure; 60 micron; PCB substrates; SiO2-Ti-TiN-Al-TiW-Cu-Cu-SnAg; double-layered metal bumps; electrical continuity test; electroplating method; fine pitch flip chip; flip chip bonding; high speed memory device; reliability tests; thermal cycling test; thermo-compression bonding; underfill dispensing; Assembly; Fabrication; Flip chip; Materials science and technology; Silicon; Substrates; Testing; Thermal stresses; Tin; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Materials and Packaging, 2005. EMAP 2005. International Symposium on
Print_ISBN :
1-4244-0107-0
Type :
conf
DOI :
10.1109/EMAP.2005.1598242
Filename :
1598242
Link To Document :
بازگشت