Title :
A new BIST architecture for low power circuits
Author :
Corno, F. ; Rebaudengo, M. ; Reorda, M. Sonza ; Violante, M.
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
Abstract :
In the last decade, researchers have devoted increasing efforts to reduce the average power consumption in VLSI systems during normal operation mode. During test application the circuits are subject to an activity higher than in the normal mode: the extra power consumption due to test application can rise severe hazards to circuit reliability. Moreover, it can dramatically shorten the battery life when on-line testing is considered. In this paper we propose a low power BIST architecture inspired by the precomputation architecture. Experimental results show that our approach can achieve an average power reduction ranging from 31% to 95% without affecting the quality of the test. The new architecture can be easily integrated into an existing design flow and is barely invasive with respect to the original BIST circuit.
Keywords :
VLSI; automatic test pattern generation; built-in self test; integrated circuit testing; logic testing; low-power electronics; minimisation of switching nets; BIST architecture; ENABLE logic; LATCH-based architecture; LFSR; VLSI systems; average power reduction; cellular automaton; circuit reliability hazards; fault coverage; logic minimization; low power circuits; minimum number of test vectors; precomputation architecture; pseudorandom test generation; test quality; test vectors selection; Automatic testing; Batteries; Built-in self-test; Circuit testing; Cooling; Energy consumption; Life testing; Packaging; Portable computers; Test pattern generators;
Conference_Titel :
European Test Workshop 1999. Proceedings
Conference_Location :
Constance, Germany
Print_ISBN :
0-7695-0390-X
DOI :
10.1109/ETW.1999.804523