DocumentCode :
3313693
Title :
Highly testable and compact 1-out-of-n CMOS checkers
Author :
Metra, Cecilia ; Favalli, Michele ; Ricco, Bruno
Author_Institution :
Dipartimento di Elettronica Inf. e Sistemistica, Bologna Univ., Italy
fYear :
1994
fDate :
17-19 Oct 1994
Firstpage :
142
Lastpage :
150
Abstract :
This paper presents an original concept for implementing 1-out-of-n (1/n) checkers (for any value of n), that are Totally Self Checking with respect to a set of realistic faults including also all resistive bridgings. With respect to other 1/n CMOS checkers, the proposed circuits feature higher self-testing capability and smaller silicon area. The advantages are obtained at the cost of a static power consumption that, however, compared with that typical of an alternate technique, will be shown to be not excessive and reducible by means of suitable techniques. In addition, as an example of the testability improvement achievable by means of the proposed implementations, the case of 1-out-of-3 will be explicitly treated
Keywords :
CMOS logic circuits; 1-out-of-n CMOS checkers; Totally Self Checking; compact circuits; faults; resistive bridgings; self-testing circuits; silicon area; static power consumption; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Electrical fault detection; Energy consumption; Fault detection; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1994. Proceedings., The IEEE International Workshop on
Conference_Location :
Montreal, Que.
ISSN :
1550-5774
Print_ISBN :
0-8186-6307-3
Type :
conf
DOI :
10.1109/DFTVS.1994.630024
Filename :
630024
Link To Document :
بازگشت