DocumentCode :
3314261
Title :
Manifestation of Precharge Faults in High Speed DRAM Devices
Author :
AL-Ars, Zaid ; Hamdioui, Said ; Gaydadjiev, Georgi
Author_Institution :
Delft Univ. of Technol., Delft
fYear :
2007
fDate :
11-13 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
High speed DRAMs today suffer from an increased sensitivity to interference and noise problems. Signal integrity issues, caused by bit line and word line coupling, result in their own set of faults, and increase the complexity of already known faults. This paper describes the influence of bit line coupling on precharge faults, where the memory is rendered unable to set the proper precharge voltages at the end of each operation, which causes the memory to fail in subsequent read operations. This kind of bit line coupling effect on precharge behavior has been observed in high speed DRAMs at Qimonda. This paper gives a detailed analysis of the problem, and suggests effective tests to detect it. The paper also describes the results of an industrial test evaluation on actual DRAMs chips, performed to validate the effectiveness of the proposed tests.
Keywords :
DRAM chips; fault simulation; integrated circuit testing; interference (signal); DRAMs chips; bit line coupling; fault modeling; high speed DRAM device; interference; memory testing; noise problem; precharge faults; signal integrity; word line coupling; Circuit faults; Coupling circuits; Failure analysis; Interference; Laboratories; Mathematics; Performance evaluation; Random access memory; Testing; Voltage; bit line coupling; fault modeling; high speed DRAMs; memory testing; precharge faults; test evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS '07. IEEE
Conference_Location :
Krakow
Print_ISBN :
1-4244-1162-9
Electronic_ISBN :
1-4244-1162-9
Type :
conf
DOI :
10.1109/DDECS.2007.4295277
Filename :
4295277
Link To Document :
بازگشت