Title :
Analyzing Test and Repair Times for 2D Integrated Memory Built-in Test and Repair
Author :
Öhler, Philipp ; Hellebrand, Sybille ; Wunderlich, Hans-Joachim
Author_Institution :
Univ. of Paderborn, Paderborn
Abstract :
An efficient on-chip infrastructure for memory test and repair is crucial to enhance yield and availability of SoCs. A commonly used repair strategy is to equip memories with spare rows and columns (2D redundancy). To avoid the prohibitive storage requirements for failure bitmaps and the complex data structures inherent in most algorithms for offline repair analysis, existing heuristics for built-in repair analysis (BIRA) either use very simple search strategies or restrict the search to smaller local bitmaps. Exact BIRA algorithms work with sub analyzers for each possible repair combination. While a parallel implementation suffers from a high hardware overhead, a serial implementation leads to increased test times. Recently an integrated built-in test and repair approach has been proposed which interleaves test and repair analysis and supports an exact solution with moderate hardware overhead and reasonable test times. The search is based on a depth first traversal of a binary tree, which can be efficiently implemented using a stack of limited size. This algorithm can be realized with different repair strategies guiding the selection of spare rows or columns in each step. In this paper the impact of four different repair strategies on the test and repair time is analyzed.
Keywords :
built-in self test; integrated circuit testing; integrated circuit yield; integrated memory circuits; logic testing; system-on-chip; 2D integrated memory; binary tree; built-in repair analysis; built-in test; on-chip infrastructure; Algorithm design and analysis; Binary search trees; Built-in self-test; Costs; Data structures; Failure analysis; Hardware; Redundancy; System-on-a-chip; Testing;
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS '07. IEEE
Conference_Location :
Krakow
Print_ISBN :
1-4244-1162-9
Electronic_ISBN :
1-4244-1162-9
DOI :
10.1109/DDECS.2007.4295278