DocumentCode :
3314612
Title :
Flip-Flops and Scan-Path Elements for Nanoelectronics
Author :
Kothe, R. ; Vierhaus, H.T.
Author_Institution :
Brandenburg Univ. of Technol., Cottbus
fYear :
2007
fDate :
11-13 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Fault tolerant design has recently gained new attention due to the increasing volatility of nano-electronic circuits from transient fault effects. Latches and flip-flops are the potential sources of errors. Novel designs of fault-tolerant flip-flops encompass multiple latches, which can also be used to accommodate the double-latched scan for dynamic test. The resulting scan-path elements are fault-tolerant for functional operation and static scan test.
Keywords :
fault tolerance; flip-flops; integrated circuit testing; nanoelectronics; double-latched scan; dynamic testing; fault tolerant design; flip-flops; nanoelectronic circuits; scan-path element; static scan test; transient fault effects; volatility; Circuit faults; Circuit testing; Clocks; Computer science; Fault diagnosis; Fault tolerance; Flip-flops; Latches; Logic testing; Nanoelectronics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS '07. IEEE
Conference_Location :
Krakow
Print_ISBN :
1-4244-1162-9
Electronic_ISBN :
1-4244-1162-9
Type :
conf
DOI :
10.1109/DDECS.2007.4295301
Filename :
4295301
Link To Document :
بازگشت