DocumentCode :
3314875
Title :
A new MAC design using high-speed partial product summation tree
Author :
Asadee, P.
Author_Institution :
Islamic Azad Univ., Pishva, Iran
fYear :
2009
fDate :
8-11 Aug. 2009
Firstpage :
231
Lastpage :
234
Abstract :
A novel multiplication algorithm using high-speed partial product summation tree has been presented. Some changes have been done in previous algorithms to obtain speed and better electronic parameters. In partial product generation step a new modified Booth algorithm has been proposed. In partial product reduction step a novel tree structure has been modified. In final addition step a fast adder structure using high-speed components is used. The modified Booth structure decreases the delay with the production of partial products by using the additional parallelism of conventional Booth algorithm. Multiplication is partitioned in four slices which results more speed. A new carry save addition has been used in final addition step. Modified high-speed array architecture is proposed. Simulations have been done with SPICE and some programming codes. This study has decreased transistor count by 8 percent, delay time of whole architecture has reduced 10 percent and power consumption reduction is 10 percent in compare with other previous designs.
Keywords :
adders; digital arithmetic; logic design; low-power electronics; multiplying circuits; parallel algorithms; tree data structures; MAC design; SPICE; adder structure; carry save addition; delay time; electronic parameter; high-speed array architecture; high-speed partial product summation tree; modified Booth parallel algorithm; multiplication algorithm; multiplier accumulator design; partial product generation step; partial product reduction step; power consumption reduction; programming code; transistor count; Adders; Algorithm design and analysis; Delay effects; Digital signal processing; Energy consumption; Partitioning algorithms; Production; Signal processing algorithms; Tree data structures; Very large scale integration; CMOS; VLSI; adder; arithmetic; counter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Technology, 2009. ICCSIT 2009. 2nd IEEE International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-4519-6
Electronic_ISBN :
978-1-4244-4520-2
Type :
conf
DOI :
10.1109/ICCSIT.2009.5234712
Filename :
5234712
Link To Document :
بازگشت