DocumentCode :
3315922
Title :
Low-Power High-Level Data-Flow Synthesis
Author :
Wang, Guanjun ; Zhou, Tao
Author_Institution :
Coll. of Comput. Sci. & Technol., Harbin Eng. Univ.
Volume :
2
fYear :
2006
fDate :
3-6 Nov. 2006
Firstpage :
976
Lastpage :
979
Abstract :
A high-level data-flow synthesis method with low power based on Horner form is presented. The function describing of circuit used Horner form is then transformed to get the final polynomial form, to schedule, allocate and binding the data-flow based on Horner form. Reduce power consuming according to reduce the length of interconnect wire and consider the effect of binding and layout in the process of synthesis. A better result is then got under the limit of performance and area. At last an experiment is given and improved its efficiency
Keywords :
high level synthesis; integrated circuit design; Horner form; low-power high-level data-flow synthesis; polynomial form; Circuit synthesis; Computer science; Costs; Data engineering; Educational institutions; High level synthesis; Integrated circuit interconnections; Polynomials; Power engineering and energy; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Security, 2006 International Conference on
Conference_Location :
Guangzhou
Print_ISBN :
1-4244-0605-6
Electronic_ISBN :
1-4244-0605-6
Type :
conf
DOI :
10.1109/ICCIAS.2006.295407
Filename :
4076103
Link To Document :
بازگشت