Title :
An independent bandwidth reduction device for HEVC VLSI video system
Author :
Jiayi Zhu ; Li Guo ; Dajiang Zhou ; Kimura, Shinji ; Goto, Satoshi
Author_Institution :
Waseda Univ., Tokyo, Japan
Abstract :
FRC (frame re-compression) is a kind of widely used technique in reducing the SDRAM (synchronous dynamic random access memory) bandwidth of HEVC video system. However, in previous research works, FRC imposes requirements on accessing pattern and hence its usage are only limited in HEVC video codecs. While in a typical HEVC VLSI video system, there exists many other video IPs with high bandwidth requirements. Therefore, in this article, we propose a new FRC architecture to overcome the limitation and make it applicable to all the video IPs in a HEVC VLSI video system, which raises the overall bandwidth reduction rate of the whole video system. Our proposal has two points: firstly we propose a system internal bus based FRC architecture, which is independent, transparent, and easily connected to all other video IPs. Secondly, we propose a FA (freely access) scheme to remove the requirements on access pattern in previous work. By using this proposal, the bandwidth reduction rate in our VLSI video system model is raised from 92.4% to 69.6%.
Keywords :
DRAM chips; VLSI; video codecs; video coding; FA scheme; HEVC VLSI video system; SDRAM bandwidth; frame re-compression; independent bandwidth reduction device; synchronous dynamic random access memory bandwidth; system internal bus based FRC architecture; Bandwidth; Decoding; Engines; Proposals; SDRAM; Very large scale integration; Writing; Bandwidth; Frame Re-Compression; HEVC video system;
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
DOI :
10.1109/ISCAS.2015.7168707