DocumentCode :
3316341
Title :
Plasma doping: production worthy solution for 65nm and beyond technology nodes
Author :
Fang, Z. ; Arevalo, E. ; Miller, T. ; Persing, H. ; Winder, E. ; Singh, V.
Author_Institution :
Varian Semicond. Equip. Associates, Inc., Gloucester, MA, USA
fYear :
2005
fDate :
7-8 June 2005
Firstpage :
71
Lastpage :
74
Abstract :
65nm and beyond advanced logic and DRAM devices will require decreasing junction depths and poly thickness at increasing doses. Present beam-line technology will suffer decreasing throughput during this transition as a result of space charge effects. Plasma doping is a well characterized alternative to beam-line technology that meets the doping requirements for <65nm ITRS technology nodes. This is accomplished at superior throughput levels which are largely energy insensitive. The simplicity of the plasma doping tool design and maturing process control features offer a promising future for production worthiness of this technique. Varian´s PLAD tool has demonstrated advanced logic USJ SDE/SD formation as well as advanced DRAM poly and SD doping capability. In this paper we present as-implanted and annealed SIMS profiles to highlight the sub-kV doping capability of the PLAD system for PMOS transistor fabrication and its impact on the R/sub s/ vs. X/sub J/ figure of merit. TEM data will also be presented to show lack of residual damage after a high nominal dose implant which agrees well with low junction leakage observed on PLAD doped devices. The production worthiness of the processes mentioned above is demonstrated with uniformity, repeatability, metals purity and particle performance comparable to that attainable with beam-line implants.
Keywords :
DRAM chips; MOSFET; leakage currents; logic devices; plasma materials processing; secondary ion mass spectra; semiconductor doping; semiconductor junctions; space charge; transmission electron microscopy; DRAM devices; ITRS technology; PMOS transistor fabrication; TEM; Varian PLAD tool; advanced logic devices; annealed SIMS profiles; beam-line implant technology; figure of merit; junction leakage; logic USJ SDE-SD formation; plasma doping tool design; residual damage; space charge effect; Doping; Implants; Logic devices; Plasma devices; Process design; Production; Random access memory; Space charge; Space technology; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology, 2005. Extended Abstracts of the Fifth International Workshop on
Conference_Location :
Osaka, Japan
Print_ISBN :
4-9902158-6-9
Type :
conf
DOI :
10.1109/IWJT.2005.203885
Filename :
1598671
Link To Document :
بازگشت