DocumentCode :
3319163
Title :
Switched capacitor quasi-adiabatic clocks
Author :
Fahmy, Hany A. ; Ping-Yao Lin ; Islam, Riadul ; Guthaus, Matthew R.
Author_Institution :
Dept. of Comput. Eng., Univ. of California Santa Cruz, Santa Cruz, CA, USA
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1398
Lastpage :
1401
Abstract :
Clock Distribution Networks (CDNs) in high speed designs can consume 30-50% of the total chip dynamic power. Adiabatic clock circuits can save some of this power, but these depend on a time varying power supply which is difficult to implement in practice. In this paper, we present the first quasi-adiabatic clock circuit with a constant supply voltage at high speeds. Our proposed adiabatic clocks attain an average 23% clock power savings with better slew rate and the same skew compared to traditional buffered clocks.
Keywords :
clock distribution networks; clocks; switched capacitor networks; time-varying networks; CDN; adiabatic clock circuits; clock distribution networks; high speed designs; quasi-adiabatic clock circuit; slew rate; switched capacitor quasi-adiabatic clocks; time varying power supply; Benchmark testing; Capacitors; Clocks; Electric potential; Logic gates; Power demand; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168904
Filename :
7168904
Link To Document :
بازگشت