DocumentCode :
3320257
Title :
Buffer size trade-offs in input/output buffered ATM switches under various conditions
Author :
Shi, Hong ; Abbasi, Naeem ; Zukowski, Charles ; Wing, Omar
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1995
fDate :
20-23 Sep 1995
Firstpage :
258
Lastpage :
263
Abstract :
In this paper the non-linear and complex relationship between packet loss probability and average packet delay for an input/output buffered ATM switch is studied thoroughly using our previously published analysis model. The main contribution is insight into the behavior of the switch and better understanding of the buffer size trade-offs under various traffic conditions speed-up factors, and buffer sizes. For different traffic conditions and buffer sizes, several distinct regions are identified and the behavior of the switch in those regions is explained. The results presented here can provide the basis for an optimum VLSI design methodology for input/output-buffered switches
Keywords :
asynchronous transfer mode; buffer storage; delays; telecommunication traffic; VLSI design; average packet delay; buffer size trade-offs; input/output buffered ATM switches; nonlinear complex relationship; packet loss probability; speed-up factors; traffic conditions; Asynchronous transfer mode; Bismuth; Delay; Design methodology; Packet switching; Performance analysis; Switches; System performance; Telecommunication switching; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communications and Networks, 1995. Proceedings., Fourth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-8186-7180-7
Type :
conf
DOI :
10.1109/ICCCN.1995.540127
Filename :
540127
Link To Document :
بازگشت