DocumentCode :
3320855
Title :
A hardware-efficient deblocking filter design for HEVC
Author :
Chih-Chung Fang ; I-Wen Chen ; Tian-Sheuan Chang
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1786
Lastpage :
1789
Abstract :
This paper presents a hardware-efficient deblocking filter architecture for High Efficiency Video Coding (HEVC) to reduce visual artifacts at block boundaries. This design proposes an interleaved scheduling to reduce the intermediate data storage to be 1536 bits instead of whole 8192 bits. The implementation with 90 nm CMOS technology can support real-time deblocking operation of 7682×4320@30 fps under 141.5 MHz with only 31K gate count.
Keywords :
video coding; CMOS technology; HEVC; hardware-efficient deblocking filter design; high efficiency video coding; real-time deblocking operation; Computer architecture; Filtering; Logic gates; Random access memory; Registers; Throughput; Video coding; Deblocking filter; HEVC; VLSI architecture design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169001
Filename :
7169001
Link To Document :
بازگشت