DocumentCode :
3321518
Title :
Rethinking Threshold Voltage Assignment in 3D Multicore Designs
Author :
Chakraborty, Koushik ; Roy, Sanghamitra
Author_Institution :
Electr. & Comput. Eng., Utah State Univ., Logan, UT, USA
fYear :
2010
fDate :
3-7 Jan. 2010
Firstpage :
375
Lastpage :
380
Abstract :
Due to the inherent nature of heat flow in 3D integrated circuits, stacked dies exhibit a wide range of thermal characteristics. The strong dependence of leakage with temperature and process variation plays havoc in achieving system level energy efficiency in such systems, complicating the task of power provisioning in 3D multicores. In this paper, we address this power provisioning challenge in 3D ICs by advocating a novel microprocessor design paradigm, where the circuit designers are aware of the intended placement of a die in a 3D stack. We present a concrete application of this paradigm through a threshold voltage (Vt) assignment algorithm for a 3D multicore system, where we specifically account for: (a) the change in the role of leakage power, (b) expected operating frequency, and (c) dependency of PV induced leakage variation and Vt levels. Detailed simulation based experiments with our proposed algorithm show 2-15% improvement in energy efficiency for a typical multicore system organized as 3D stacked dies.
Keywords :
integrated circuit design; microprocessor chips; three-dimensional integrated circuits; 3D IC; 3D integrated circuits; 3D multicore designs; expected operating frequency; heat flow; leakage power; microprocessor design; process variation induced leakage variation; stacked dies; system level energy efficiency; thermal characteristics; threshold voltage assignment algorithm; Energy efficiency; Frequency; Heat sinks; Microprocessors; Multicore processing; Power system management; Temperature; Thermal management; Three-dimensional integrated circuits; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2010. VLSID '10. 23rd International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
978-1-4244-5541-6
Type :
conf
DOI :
10.1109/VLSI.Design.2010.57
Filename :
5401334
Link To Document :
بازگشت