DocumentCode :
3323496
Title :
NoC router using STT-MRAM based hybrid buffers with error correction and limited flit retransmission
Author :
Majumder, Turbo ; Suri, Manan ; Shekhar, Vinay
Author_Institution :
Department of Electrical Engineering, Indian Institute of Technology Delhi, New Delhi, India
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
2305
Lastpage :
2308
Abstract :
In this paper, we present a unique methodology to implement deep IO buffers for Network-on-Chip (NoC) platform, based on a hybrid design involving conventional SRAM and emerging Spin-Transfer-Torque Magnetic Random Access Memory (STT-MRAM) technology. We focus on the system-level impact of probabilistic switching of STT-MRAM devices, arising when write latency of STT-MRAM is reduced through conservative programming and aggressive scaling. We incorporate STT-MRAM specific error detection and correction schemes at the input buffers, and propose a new limited flit retransmission scheme to reduce flit errors due to the probabilistic switching. Our hybrid STT-MRAM buffers along with additional logic consume less than 80% of the area of SRAM-only FIFOs of the same depth. We demonstrate optimum NoC throughput at moderate injection rates on a mesh NoC.
Keywords :
Bit error rate; Clocks; Error correction; Programming; Random access memory; Switches; Throughput; Error correction; Hybrid buffer; Network-on-Chip; STT-MRAM; probabilistic switching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon, Portugal
Type :
conf
DOI :
10.1109/ISCAS.2015.7169144
Filename :
7169144
Link To Document :
بازگشت