DocumentCode :
3323806
Title :
Pipelining and transposing heterogeneous array circuits
Author :
Luk, W.W.C.
Author_Institution :
Oxford Univ. Comput. Lab., UK
fYear :
1991
fDate :
2-4 Sep 1991
Firstpage :
263
Lastpage :
277
Abstract :
This paper describes a scheme for representing heterogeneous array circuits, in particular those which have been optimised by pipelining or by transposition. Equations for correctness-preserving transformations of these parametric representations are presented. The method is illustrated on developing novel pipelined designs for parallel division. It is found that, for a field-programmable gate array implementation, the speed of an integer divider can be doubled at the expense of a 50 percent increase in area
Keywords :
VLSI; digital arithmetic; logic arrays; correctness-preserving transformations; field-programmable gate array; integer divider; parallel division; parametric representations; pipelining; transposing heterogeneous array circuits; transposition; Broadcasting; Circuits; Design optimization; Digital arithmetic; Digital signal processing; Equations; Laboratories; Pipeline processing; Signal design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1991. Proceedings of the International Conference on
Conference_Location :
Barcelona
Print_ISBN :
0-8186-9237-5
Type :
conf
DOI :
10.1109/ASAP.1991.238879
Filename :
238879
Link To Document :
بازگشت