Title :
Delay testing with double observations [high-speed ICs]
Author :
Li, Huawei ; Li, Zhongcheng ; Min, Yinghua
Author_Institution :
Inst. of Comput. Technol., Acad. Sinica, Beijing, China
Abstract :
Delay testing is important for high speed ICs. The main difficulty for delay testing comes from the huge number of paths and the large percentage of delay untestable paths. This paper presents an approach to delay testing with double observations, which provides a high path delay fault coverage by testing a small number of paths. But, for each test pair, it is necessary to sample the primary output twice, one before and another after the transition. The paper explains how to select the very limited number of paths, termed sample paths, and how to generate the test pair and the observation times for the sample paths. Furthermore, the number of sample paths is linear to the number of gates in the circuit under test, despite exponential growth in the number of single paths. Based on the analytical delay model, most of the paths are delay testable which makes the delay test generation easier than that based on single path sensitization
Keywords :
combinational circuits; delays; digital integrated circuits; high-speed integrated circuits; integrated circuit testing; logic testing; analytical delay model; delay test generation; delay testing; double observations; high path delay fault coverage; high speed ICs; observation times; sample paths; test pair generation; Clocks; Computers; Delay; Hardware; Logic testing; Particle measurements; Propagation delay; Robustness; Testing; Time measurement;
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
Print_ISBN :
0-8186-8277-9
DOI :
10.1109/ATS.1998.741597