DocumentCode :
3326002
Title :
A 0.38 pj/bit 1.24 nW chip-to-chip serial link for ultra-low power systems
Author :
Lukas, Christopher J. ; Calhoun, Benton H.
Author_Institution :
Dept. of Electr. Eng., Univ. of Virginia, Charlottesville, VA, USA
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
2860
Lastpage :
2863
Abstract :
As energy-constrained systems continue to reduce their power consumption, Unding an optimal point of operation for the principle components in the energy budget becomes increasingly important. With energy dominant system components like communication circuits, it is important to consider both energy-per-bit and power in the context of the system´s use cases. In this paper, we propose optimization of chip-to-chip links considering both energy-per-cycle and energy-per-bit to find the optimal operating voltage and activity factor while minimizing wasted energy and power. A fabricated 130 nm chip was used to verify this finding and resulted in an energy-per-bit of 0.38 pj/bit and power of 1.24 nW.
Keywords :
circuit optimisation; low-power electronics; activity; chip-to-chip serial link; energy-per-bit; energy-per-cycle; optimal operating voltage; power 1.24 nW; power consumption; ultra-low power systems; CMOS integrated circuits; Capacitance; Low-power electronics; Measurement; Optimization; Power transmission lines; Throughput; Internet of Things; SPI; Ultra-low power; activity factor; chip-to-chip serial link; energy-per-bit; energy-per-cycle; low throughput I/O;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169283
Filename :
7169283
Link To Document :
بازگشت