DocumentCode :
332661
Title :
Simulation of coupling capacitances using matrix partitioning
Author :
Nguyen, T.V. ; Devgan, A. ; Sadigh, A.
Author_Institution :
Austin Res. Lab., IBM, Austin, TX, USA
fYear :
1998
fDate :
8-12 Nov. 1998
Firstpage :
12
Lastpage :
18
Abstract :
This paper presents a matrix partitioning scheme for the simulation of coupling capacitances in timing and noise analysis. An error criterion similar to the local truncation error of integration algorithms was developed to control the error due to this matrix partitioning algorithm. The major advantage of the algorithm is that it does not require iterations such as required in relaxation algorithms, and it is designed to work with circuit partitioning for efficient simulation of large circuits in fast circuit/timing simulator like AGES (Devgan and Rohrer,1994), which forms the basis for an efficient transistor level simulation and analysis. The matrix partitioning algorithm also fits well with controlled explicit integration algorithms. Results demonstrate that the algorithm can ensure simulation accuracy without significantly degrading simulation efficiency for the timing and noise analysis of circuits designed in advanced technologies with small feature sizes.
Keywords :
circuit simulation; coupled circuits; matrix algebra; coupling capacitances; error criterion; matrix partitioning; noise analysis; simulation; simulation efficiency; timing; Algorithm design and analysis; Analytical models; Capacitance; Circuit simulation; Degradation; Error correction; Finite wordlength effects; Partitioning algorithms; Timing; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1998. ICCAD 98. Digest of Technical Papers. 1998 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-008-2
Type :
conf
DOI :
10.1109/ICCAD.1998.144238
Filename :
742807
Link To Document :
بازگشت