DocumentCode :
3326780
Title :
A 40 Gb/s packet switching architecture with fine-grained priorities
Author :
James, Kevin W. ; Yun, Kenneth Y.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
148
Lastpage :
153
Abstract :
We discuss a novel architecture for very high speed packet switching with priority-based conflict resolution. An input-queued switch with N2 queues is used to prevent head-of-line blocking. Unlike previous designs which use multiple FIFO queues to provide several priority levels, we use hardware priority queues with 16-bit priority encoding. To reduce the hardware complexity, we introduce the concept of grouping fixed-size packets into “ensembles” that are stored by reference in the priority queues. This approach yields large buffer capacity while using relatively short queues
Keywords :
buffer storage; electronic switching systems; encoding; packet switching; queueing theory; 16-bit priority encoding; 40 Gbit/s; ensembles; fine-grained priorities; fixed-size packets; hardware priority queues; head-of-line blocking; input-queued switch; large buffer capacity; packet switching architecture; priority-based conflict resolution; very high speed packet switching; Computer architecture; Delay; Drives; Encoding; Hardware; Packet switching; Resource management; Switches; Throughput; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communications and Networks, 1999. Proceedings. Eight International Conference on
Conference_Location :
Boston, MA
ISSN :
1095-2055
Print_ISBN :
0-7803-5794-9
Type :
conf
DOI :
10.1109/ICCCN.1999.805509
Filename :
805509
Link To Document :
بازگشت