Title :
A novel All Digital Delay Lock Loop (ADDLL)
Author :
Elbedweihy, M.K. ; Hafez, A.N. ; Ghamry, N.A. ; Habib, S.E.-D.
Author_Institution :
Electr. & Comput. Eng. Dept., Louisiana State Univ., Baton Rouge, LA
Abstract :
The use of delay locked loops (DLL) for clock recovery is currently receiving an increased interest. In this work a novel all digital DLL (ADDLL) circuit for data recovery is presented. The design is based on dividing the DLL circuit into independent groups of taps for optimum tap selection. A controller circuit is added to control tap switching. The ADDLL architecture is applied, as an example, to the problem of USB 2.0 clock recovery. The proposed ADDLL-based USB 2.0 clock recovery circuit is implemented down to the logic level using the AMS 0.35 mum CMOS technology. The proposed ADDLL is subjected to an input signal jitter and simulated under typical and worst case conditions. Simulation results show that the performance of the proposed circuit meets the requirements of USB 2.0 clock recovery.
Keywords :
CMOS logic circuits; delay lock loops; synchronisation; ADDLL; AMS CMOS technology; USB 2.0 clock recovery; all digital delay lock loop; controller circuit; data recovery; optimum tap selection; size 0.35 mum; tap switching; CMOS logic circuits; Circuit simulation; Clocks; Delay lines; Electrons; Frequency; Jitter; Phase locked loops; Tracking loops; Universal Serial Bus; ADDLL; All Digital delay lock loops; DLL; Delay Locked Loops; USB2.0; clock recovery; digital circuits;
Conference_Titel :
Microelectronics, 2007. ICM 2007. Internatonal Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1846-6
Electronic_ISBN :
978-1-4244-1847-3
DOI :
10.1109/ICM.2007.4497716