DocumentCode :
3329180
Title :
Low overhead test point insertion for scan-based BIST
Author :
Nakao, Michinobu ; Kobayashi, Seiji ; Hatayama, Kazumi ; Iijima, Kazuhiko ; Terada, Seiji
Author_Institution :
Hitachi Res. Lab., Hitachi Ltd., Tokyo, Japan
fYear :
1999
fDate :
1999
Firstpage :
348
Lastpage :
357
Abstract :
This paper presents a practical test point insertion method for scan-based BIST. To apply test point insertion in actual LSIs, especially high performance LSIs, it is important to reduce the delay penalty and the area overhead of the inserted test points. Here efficient test point selection algorithms, which are suitable for utilizing overhead reduction approaches such as restricted cell replacement, test point flip-flops sharing, are proposed to meet the above requirements. The effectiveness of the algorithms is demonstrated by some experiments
Keywords :
automatic test pattern generation; built-in self test; design for testability; fault simulation; flip-flops; integrated circuit testing; large scale integration; logic testing; LFSR; area overhead; delay penalty; fault coverage; full-scan-based BIST; high performance LSI; logic LSI; low overhead test point insertion; random pattern testability; restricted cell replacement; test point flip-flops sharing; test point selection algorithms; Added delay; Built-in self-test; Circuit faults; Circuit testing; Delay effects; Flip-flops; Laboratories; Large scale integration; Pins; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1999. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-5753-1
Type :
conf
DOI :
10.1109/TEST.1999.805649
Filename :
805649
Link To Document :
بازگشت