DocumentCode :
332968
Title :
VLSI architecture for significance map coding of embedded zerotree wavelet coefficients
Author :
Ang, Li-Minn ; Nin, Hon Cheung ; Eshraghian, Kamran
Author_Institution :
Centre for Very High Speed Microelectron. Syst., Edith Cowan Univ., Joondalup, WA, Australia
fYear :
1998
fDate :
24-27 Nov 1998
Firstpage :
627
Lastpage :
630
Abstract :
In this paper, we present a hardware architecture to implement the significance map coding for the embedded zerotree wavelet (EZW) algorithm. The architecture is regular and modular and is suitable for VLSI implementation. The approach is based on developing an efficient scheme to determine ancestor-descendant relationships in the wavelet coefficient data stream by rearrangement of the data stream for simpler VLSI implementation. The significance map coding for the EZW algorithm is formulated in view of the rearranged data stream and the corresponding VLSI architecture to implement the formulated requirements is presented
Keywords :
VLSI; digital signal processing chips; image coding; video coding; wavelet transforms; VLSI architecture; embedded zerotree wavelet coefficients; hardware architecture; significance map coding; wavelet coefficient data stream; Australia; Discrete wavelet transforms; Hardware; Image coding; Microelectronics; Scalability; Streaming media; Very large scale integration; Video coding; Wavelet coefficients;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. IEEE APCCAS 1998. The 1998 IEEE Asia-Pacific Conference on
Conference_Location :
Chiangmai
Print_ISBN :
0-7803-5146-0
Type :
conf
DOI :
10.1109/APCCAS.1998.743898
Filename :
743898
Link To Document :
بازگشت