DocumentCode :
3330423
Title :
Power Conscious RTL Test Scheduling
Author :
Skarvada, Jaroslav ; Kotasek, Zdenek ; Herrman, Tomas
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol.., Brno
fYear :
2008
fDate :
3-5 Sept. 2008
Firstpage :
721
Lastpage :
728
Abstract :
In the paper, a methodology of power conscious RTL test scheduling is described. The methodology is based on the fact that circuit under analysis (CUA) is partitioned into testable blocks (TB), the information about the partitioning is the input information for the methodology. TBs are mapped into AMI platform, for each TB the sequences of test vectors are then derived, a professional tool is used for this purpose. The sequences of test vectors are then reordered with the goal to reduce power consumption during test application by reducing switching activities. The power consumption estimation is combined with the implemented platform which allows to gain more precise results. The values of TBs power consumption are then used in RTL test scheduling methodology. The goal is to find test schedule with lowest test application time and lower power consumption than the required maximal value.
Keywords :
logic partitioning; logic testing; low-power electronics; scheduling; AMI platform; circuit analysis; logic partitioning; power conscious RTL test scheduling; power consumption reduction; testable block; Automatic testing; Batteries; Built-in self-test; Circuit faults; Circuit testing; Energy consumption; Life testing; Scheduling; Switching circuits; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.78
Filename :
4669308
Link To Document :
بازگشت