DocumentCode
3332267
Title
A Two-Dimensional Placement Algorithm for the Master Slice LSI Layout Problem
Author
Goto, Satoshi
Author_Institution
Central Research Laboratories, Nippon Electric Co., Ltd., Kawasaki, Japan
fYear
1979
fDate
25-27 June 1979
Firstpage
11
Lastpage
17
Abstract
This paper deals with the optimum placement of blocks on a two-dimensional cell-array, which minimizes the total routing length of signal sets. A new heuristic procedure, based on iterative improvement, is proposed. The procedure repeats random generation of an initial solution and its improvement by a sequence of local transformations. The best among the local optimum solutions is taken as a final solution. The iterative improvement method proposed here is different from the previous one in the sense that it considers interchanging more than two blocks at the same time and examines only a small portion of feasible solutions which has high probability of being better. Experimental results show this procedure gives better solutions than the best one up to now. The computation time for each local optimum solution grows almost linearly with regard to the number of blocks.
Keywords
Circuits; Costs; Iterative algorithms; Iterative methods; Laboratories; Large scale integration; Pins; Production; Routing; Silicon;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1979. 16th Conference on
Type
conf
DOI
10.1109/DAC.1979.1600081
Filename
1600081
Link To Document