DocumentCode :
3332606
Title :
On behavioral model equivalence checking for large analog/mixed signal systems
Author :
Singh, Amandeep ; Li, Peng
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2010
fDate :
7-11 Nov. 2010
Firstpage :
55
Lastpage :
61
Abstract :
This paper presents a systematic, hierarchical, optimization based semi-formal equivalence checking methodology for large analog/mixed signal systems such as PLLs, ADCs and I/O´s. We verify the equivalence between a behavioral model and its electrical implementation over a limited, but highly likely, input space defined as the Constrained Behavioral Input Space. Further, we clearly distinguish between the behavioral and electrical domains and define mappings between the two domains to allow for calculation of deviation between the behavioral and electrical implementation. The verification problem is then formulated as an optimization problem which is solved by interfacing a SQP based optimizer with commercial circuit simulation tools. The proposed methodology is then applied for equivalence checking of a PLL as a test case.
Keywords :
analogue integrated circuits; circuit simulation; optimisation; SQP based optimizer; behavioral model equivalence checking; circuit simulation; large analog/mixed signal systems; optimization; semi-formal equivalence checking; Computational modeling; Integrated circuit modeling; Mathematical model; Optimization; Phase locked loops; SPICE; Voltage-controlled oscillators; Analog Circuits; Equivalence Checking; Formal verificiation; System Verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2010 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-8193-4
Type :
conf
DOI :
10.1109/ICCAD.2010.5651402
Filename :
5651402
Link To Document :
بازگشت