Title :
IFFT-FFT core architecture with an identical stage structure for wireless LAN communications
Author :
Serra, Moisès ; Marti, Pere ; Carrabina, Jordi
Author_Institution :
Univ. de Vic, Barcelona, Spain
Abstract :
This work shows the design of the IFFT module corresponding to the baseband processing of an OFDM transmitter according to the IEEE802.11a-g and Hiperlan/2 standard. This module will be included in a future OFDM demonstrator, which will be implemented into a programmable logic device. We have used our own algorithm for IFFT computing. It is based on the recursive properties called decimation. This algorithm offers optimal characteristics for the hardware implementation: a high degree of parallelism and exactly the same interconnection pattern between any of the algorithm stages. A new point of view in the prototyping design flow and the verification process comes from the use of the last generation system level design environments for DSPs into FPGAs. These environments, called visual data flows, are ideally suited for modeling DSP systems since they allow a high level of functional abstraction with different data types and operators.
Keywords :
OFDM modulation; digital signal processing chips; fast Fourier transforms; field programmable gate arrays; radio transmitters; wireless LAN; DSP; FFT computing; FPGA; Hiperlan/2 standard; IEEE802.11a-g standard; IFFT core architecture; OFDM transmitter; field programmable logic device; inverse fast Fourier transforms; prototyping design flow; recursive decimation property; verification process; visual data flows; wireless LAN communications; wireless local area networks; Baseband; Digital signal processing; Hardware; OFDM; Parallel processing; Programmable logic devices; Prototypes; System-level design; Transmitters; Wireless LAN;
Conference_Titel :
Signal Processing Advances in Wireless Communications, 2004 IEEE 5th Workshop on
Print_ISBN :
0-7803-8337-0
DOI :
10.1109/SPAWC.2004.1439315