DocumentCode :
3332730
Title :
An efficient implementation of 1-D median filter
Author :
Moshnyaga, Vasily G. ; Hashimoto, Koji
Author_Institution :
Dept. of Electron. Eng. & Comput. Sci., Fukuoka Univ., Fukuoka, Japan
fYear :
2009
fDate :
2-5 Aug. 2009
Firstpage :
451
Lastpage :
454
Abstract :
This paper presents a new architecture and circuit implementation of 1-D median filter. The proposed circuit belongs to the class of non-recursive sorting network architectures that process the input samples sequentially in the word-based manner. In comparison to the related schemes, it maintains sorting of samples from the previous position of the sliding window, positioning only the incoming sample to the correct rank. Unlike existing 1-D filter implementations, the circuit has linear hardware complexity, minimal latency and achieves throughput of 1/2 of the sampling rate. Experimental evaluation and comparisons show high efficiency of our design.
Keywords :
logic design; median filters; 1D median filter; linear hardware complexity; nonrecursive sorting network architectures; sliding window; Circuits; Computer architecture; Delay; Digital filters; Filtering; Hardware; Sampling methods; Signal processing; Sorting; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
ISSN :
1548-3746
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2009.5236059
Filename :
5236059
Link To Document :
بازگشت